Article,

A 13-bit 312.5-MS/s Pipelined SAR ADC With Open-Loop Integrator-Based Residue Amplifier and Gain-Stabilized Integration Time Generation.

, , , and .
IEEE Trans. Very Large Scale Integr. Syst., 29 (7): 1416-1427 (2021)

Meta data

Tags

Users

  • @dblp

Comments and Reviews