Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider
K. Thirumurugan. International Journal of Trend in Scientific Research and Development, 4 (5):
838-842(July 2020)
Abstract
Frequency divider to generate a frequency that is a multiple of a reference frequency. The latch based frequency divider are cascaded the two static differential sense amplifier pulsed latch SSA SPL with body biasing techniques. The operation of this type divider is to reduce power, delay and transistor size. The Adiabatic techniques dramatically reduce power consumption. This paper presents ECRL Efficient Charge Recovery Logic latch based frequency divider, which provides a contentment achievement. The architecture is combined two latches with feedback. Thus, frequency division is done. The circuit designed and simulation can be done in TANNER EDA. K. Mahalakshmi | S. Jabeentaj | V. Kaviyamalai | Mr. R. Thirumurugan "Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-4 | Issue-5 , August 2020, URL: https://www.ijtsrd.com/papers/ijtsrd32953.pdf Paper Url :https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32953/design-and-implementation-of-low-power-adiabatic-system-for-power-recycling-in-frequency-divider/k-mahalakshmi
%0 Journal Article
%1 noauthororeditor
%A Thirumurugan, K. Mahalakshmi | S. Jabeentaj | V. Kaviyamalai | Mr. R.
%D 2020
%J International Journal of Trend in Scientific Research and Development
%K Communication ECRL Electronics Engineering Low SSASPLlatch adiabatic biasing body divider frequency power technique
%N 5
%P 838-842
%T Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider
%U https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32953/design-and-implementation-of-low-power-adiabatic-system-for-power-recycling-in-frequency-divider/k-mahalakshmi
%V 4
%X Frequency divider to generate a frequency that is a multiple of a reference frequency. The latch based frequency divider are cascaded the two static differential sense amplifier pulsed latch SSA SPL with body biasing techniques. The operation of this type divider is to reduce power, delay and transistor size. The Adiabatic techniques dramatically reduce power consumption. This paper presents ECRL Efficient Charge Recovery Logic latch based frequency divider, which provides a contentment achievement. The architecture is combined two latches with feedback. Thus, frequency division is done. The circuit designed and simulation can be done in TANNER EDA. K. Mahalakshmi | S. Jabeentaj | V. Kaviyamalai | Mr. R. Thirumurugan "Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-4 | Issue-5 , August 2020, URL: https://www.ijtsrd.com/papers/ijtsrd32953.pdf Paper Url :https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32953/design-and-implementation-of-low-power-adiabatic-system-for-power-recycling-in-frequency-divider/k-mahalakshmi
@article{noauthororeditor,
abstract = {Frequency divider to generate a frequency that is a multiple of a reference frequency. The latch based frequency divider are cascaded the two static differential sense amplifier pulsed latch SSA SPL with body biasing techniques. The operation of this type divider is to reduce power, delay and transistor size. The Adiabatic techniques dramatically reduce power consumption. This paper presents ECRL Efficient Charge Recovery Logic latch based frequency divider, which provides a contentment achievement. The architecture is combined two latches with feedback. Thus, frequency division is done. The circuit designed and simulation can be done in TANNER EDA. K. Mahalakshmi | S. Jabeentaj | V. Kaviyamalai | Mr. R. Thirumurugan "Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-4 | Issue-5 , August 2020, URL: https://www.ijtsrd.com/papers/ijtsrd32953.pdf Paper Url :https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32953/design-and-implementation-of-low-power-adiabatic-system-for-power-recycling-in-frequency-divider/k-mahalakshmi
},
added-at = {2020-09-22T10:41:36.000+0200},
author = {Thirumurugan, K. Mahalakshmi | S. Jabeentaj | V. Kaviyamalai | Mr. R.},
biburl = {https://www.bibsonomy.org/bibtex/257d50f5b1c834e4d6056dbff4b64b857/ijtsrd},
interhash = {6b640217c3027276ca49d79acf64a2b2},
intrahash = {57d50f5b1c834e4d6056dbff4b64b857},
issn = {2456-6470},
journal = {International Journal of Trend in Scientific Research and Development},
keywords = {Communication ECRL Electronics Engineering Low SSASPLlatch adiabatic biasing body divider frequency power technique},
language = {English},
month = jul,
number = 5,
pages = {838-842},
timestamp = {2020-09-22T10:41:36.000+0200},
title = {Design and Implementation of Low Power Adiabatic System for Power Recycling in Frequency Divider
},
url = {https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32953/design-and-implementation-of-low-power-adiabatic-system-for-power-recycling-in-frequency-divider/k-mahalakshmi},
volume = 4,
year = 2020
}