Inproceedings,

Placement Security Analysis for Side-Channel Resistant Dual-Rail Scheme in FPGA.

, and .
CS2@HiPEAC, page 39-42. ACM, (2015)

Meta data

Tags

Users

  • @dblp

Comments and Reviews