Author of the publication

Enabling High-Performance Crossbars through a Floorplan-Aware Design.

, , , , and . ICPP, page 269-278. IEEE Computer Society, (2012)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Enforcing Predictability of Many-Cores With DCFNoC., , , and . IEEE Trans. Computers, 70 (2): 270-283 (2021)Locality-aware cache random replacement policies., , , and . J. Syst. Archit., (2019)SafeSU-2: a Safe Statistics Unit for Space MPSoCs., , , , , , and . DATE, page 1085-1086. IEEE, (2022)A new mechanism to deal with process variability in NoC links., , , and . IPDPS, page 1-11. IEEE, (2009)Modeling High-Performance Wormhole NoCs for Critical Real-Time Embedded Systems., , , , and . RTAS, page 267-278. IEEE Computer Society, (2016)HLS-Based HW/SW Co-Design of the Post-Quantum Classic McEliece Cryptosystem., , , , and . FPL, page 52-59. IEEE, (2021)Enabling High-Performance Crossbars through a Floorplan-Aware Design., , , , and . ICPP, page 269-278. IEEE Computer Society, (2012)Design and implementation of a fair credit-based bandwidth sharing scheme for buses., , , and . DATE, page 926-929. IEEE, (2017)Design and integration of hierarchical-placement multi-level caches for real-time systems., , , and . DATE, page 455-460. IEEE, (2018)High-Integrity GPU Designs for Critical Real-Time Automotive Systems., , , and . DATE, page 824-829. IEEE, (2019)