Author of the publication

Fuzzing+Hardware Performance Counters-Based Detection of Algorithm Subversion Attacks on Postquantum Signature Schemes.

, , , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 42 (2): 384-396 (February 2023)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Fuzzing+Hardware Performance Counters-Based Detection of Algorithm Subversion Attacks on Post-Quantum Signature Schemes., , , and . CoRR, (2022)Fast and Compact Interleaved Modular Multiplication Based on Carry Save Addition., , , and . ICCAD, page 99:1-99:9. ACM, (2022)Efficient Hardware Implementation of PQC Primitives and PQC algorithms Using High-Level Synthesis., and . ISVLSI, page 296-301. IEEE, (2021)CoFHEE: A Co-processor for Fully Homomorphic Encryption Execution., , , , , , , , and . DATE, page 1-2. IEEE, (2023)NIST Post-Quantum Cryptography- A Hardware Evaluation Study., , , and . IACR Cryptol. ePrint Arch., (2019)CoFHEE: A Co-processor for Fully Homomorphic Encryption Execution., , , , , , , , and . CoRR, (2022)Quantifying the Overheads of Modular Multiplication., , , , , and . ISLPED, page 1-6. IEEE, (2023)Scaling Up Hardware Accelerator Verification using A-QED with Functional Decomposition., , , , , , , , , and 5 other author(s). FMCAD, page 42-52. IEEE, (2021)Optimizing Constrained-Modulus Barrett Multiplier for Power and Flexibility., , , and . VLSI-SoC, page 1-6. IEEE, (2023)RPU: The Ring Processing Unit., , , , , , , , , and 7 other author(s). ISPASS, page 272-282. IEEE, (2023)