Author of the publication

Resistive Ternary Content Addressable Memory Systems for Data-Intensive Computing.

, , , , , and . IEEE Micro, 35 (5): 62-71 (2015)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Scrabble: A Fine-Grained Cache with Adaptive Merged Block., , and . IEEE Trans. Computers, 69 (1): 112-125 (2020)ClusCross: a new topology for silicon interposer-based network-on-chip., and . NOCS, page 7:1-7:8. ACM, (2019)Enabling efficient fine-grained DRAM activations with interleaved I/O., and . ISLPED, page 1-6. IEEE, (2017)Sanitizer: Mitigating the Impact of Expensive ECC Checks on STT-MRAM Based Main Memories., , , and . IEEE Trans. Computers, 67 (6): 847-860 (2018)HIRAC: A Hierarchical Accelerator with Sorting-based Packing for SpGEMMs in DNN Applications., , , and . HPCA, page 247-258. IEEE, (2023)RnR: A Software-Assisted Record-and-Replay Hardware Prefetcher., , , and . MICRO, page 609-621. IEEE, (2020)Languages Must Expose Memory Heterogeneity., , , and . MEMSYS, page 251-256. ACM, (2016)Efficient and Accurate Computational Model of Neuron with Spike Frequency Adaptation., , , , , and . EMBC, page 6496-6499. IEEE, (2021)Optimizing Recurrent Spiking Neural Networks with Small Time Constants for Temporal Tasks., , , , and . ICONS, page 6:1-6:8. ACM, (2022)Resistive Ternary Content Addressable Memory Systems for Data-Intensive Computing., , , , , and . IEEE Micro, 35 (5): 62-71 (2015)