A 65-nm ReRAM-Enabled Nonvolatile Processor With Time-Space Domain Adaption and Self-Write-Termination Achieving > 4× Faster Clock Frequency and > 6× Higher Restore Speed.
@article{journals/jssc/WangLLSLYLLCCLK17,
added-at = {2023-03-27T00:00:00.000+0200},
author = {Wang, Zhibo and Liu, Yongpan and Lee, Albert and Su, Fang and Lo, Chieh-Pu and Yuan, Zhe and Li, Jinyang and Lin, Chien-Chen and Chen, Wei-Hao and Chiu, Hsiao-Yun and Lin, Wei-En and King, Ya-Chin and Lin, Chrong Jung and Amiri, Pedram Khalili and Wang, Kang-Lung and Chang, Meng-Fan and Yang, Huazhong},
biburl = {https://www.bibsonomy.org/bibtex/2b4ddb2d7b2f50fc184e256b825bf09a9/dblp},
ee = {https://doi.org/10.1109/JSSC.2017.2724024},
interhash = {e41c1c53834676a07317a1cfd8c145a2},
intrahash = {b4ddb2d7b2f50fc184e256b825bf09a9},
journal = {IEEE J. Solid State Circuits},
keywords = {dblp},
number = 10,
pages = {2769-2785},
timestamp = {2024-04-08T10:41:59.000+0200},
title = {A 65-nm ReRAM-Enabled Nonvolatile Processor With Time-Space Domain Adaption and Self-Write-Termination Achieving > 4× Faster Clock Frequency and > 6× Higher Restore Speed.},
url = {http://dblp.uni-trier.de/db/journals/jssc/jssc52.html#WangLLSLYLLCCLK17},
volume = 52,
year = 2017
}