Author of the publication

Compiler assisted architectural exploration for coarse grained reconfigurable arrays.

, , , and . ACM Great Lakes Symposium on VLSI, page 164-167. ACM, (2007)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

High-speed hardware implementations of the KASUMI block cipher., , and . ISCAS (2), page 549-552. IEEE, (2004)A Partitioning Methodology for Accelerating Applications in Hybrid Reconfigurable Platforms., , , , and . DATE, page 247-252. IEEE Computer Society, (2004)A Compiler Method for Memory-Conscious Mapping of Applications on Coarse-Grained Reconfigurable Architectures., , and . IPDPS, IEEE Computer Society, (2005)A RAM-based FPGA implementation of the 64-bit MISTY1 block cipher., , and . ISCAS (5), page 4641-4644. IEEE, (2005)A Novel Data-Path for Accelerating DSP Kernels., , , , and . SAMOS, volume 3133 of Lecture Notes in Computer Science, page 363-372. Springer, (2004)Mapping DSP applications on processor systems with coarse-grain reconfigurable hardware., , and . IPDPS, IEEE, (2006)A Reconfigurable Coarse-grain Data-path for Accelerating Computational Intensive Kernels., , , and . Journal of Circuits, Systems, and Computers, 14 (4): 877-893 (2005)Resource constrained modulo scheduling for coarse-grained reconfigurable arrays., , and . ISCAS, IEEE, (2006)Mapping DSP applications on processor/coarse-grain reconfigurable array architectures., , and . ISCAS, IEEE, (2006)Automated framework for partitioning DSP applications in hybrid reconfigurable platforms., , , , and . Microprocess. Microsystems, 31 (1): 1-14 (2007)