Author of the publication

A noise-coupled time-interleaved delta-sigma modulator with shifted loop delays.

, , , , and . ISCAS, page 2045-2048. IEEE, (2015)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Sequential interstage correlated double sampling: A switched-capacitor technique for high accuracy systems., , , , and . MWSCAS, page 262-265. IEEE, (2014)Digital Correction of DAC Nonlinearity in Multi-Bit Feedback A/D Converters: Invited tutorial., , , and . CICC, page 1-8. IEEE, (2020)A Novel Time-Domain Phase Quantization Noise Extraction for a VCO-based Quantizer., , , , , and . MWSCAS, page 145-148. IEEE, (2018)A 12.5Gb/s active-inductor based transmitter for I/O applications., , , , and . ECCTD, page 186-189. IEEE, (2011)Multi-step counting ADC., , and . MWSCAS, page 17-20. IEEE, (2014)A low power 9.5 ENOB 100MS/s pipeline ADC using correlated level shifting., , , , and . CCECE, page 1379-1382. IEEE, (2011)A highly linear OTA-free VCO-based 1-1 MASH ΔΣ ADC., , , , , and . ISCAS, page 1-4. IEEE, (2017)A noise-coupled time-interleaved delta-sigma modulator with shifted loop delays., , , , and . ISCAS, page 2045-2048. IEEE, (2015)0.9V, 79.7dB SNDR, 2MHz-BW, Highly linear OTA-less 1-1 MASH VCO-based ΔΣ with a Novel Phase Quantization Noise Extraction Technique., , , , , , , and . CICC, page 1-4. IEEE, (2019)An Amplifier-Free 0-2 SAR-VCO MASH ΔΣ ADC., , , , and . ISCAS, page 1-5. IEEE, (2019)