Author of the publication

Secondary Storage Management for Web Proxies.

, , , and . USENIX Symposium on Internet Technologies and Systems, USENIX, (1999)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Building an FoC Using Large, Buffered Crossbar Cores., , and . IEEE Des. Test Comput., 25 (6): 538-548 (2008)User-Level DMA without Operating System Kernel Modification., and . HPCA, page 322-331. IEEE Computer Society, (1997)On-chip communication and synchronization mechanisms with cache-integrated network interfaces., , , and . Conf. Computing Frontiers, page 217-226. ACM, (2010)VLSI micro-architectures for high-radix crossbar schedulers., , and . NOCS, page 217-224. ACM/IEEE Computer Society, (2011)FPGA implementation of a configurable cache/scratchpad memory with virtualized user-level RDMA capability., , , , , , and . ICSAMOS, page 149-156. IEEE, (2009)The Next Generation of Exascale-Class Systems: The ExaNeSt Project., , , , , , , , , and 8 other author(s). DSD, page 510-515. IEEE Computer Society, (2017)Towards Exascale: Measuring the Energy Footprint of Astrophysics HPC Simulations., , , , , , , , , and 2 other author(s). eScience, page 403-412. IEEE, (2019)RED-SEA: Network Solution for Exascale Architectures., , , , , , , , , and 58 other author(s). DSD, page 712-719. IEEE, (2022)The Remote Enqueue Operation on Networks of Workstations., , , and . Informatica (Slovenia), (1999)A Vector Hardware Accelerator with Circuit Simulation Emphasis., , , , , , , , and . DAC, page 89-94. IEEE Computer Society Press / ACM, (1987)