Author of the publication

An all-digital A/D converter TAD with 4-shift-clock construction for sensor interface in 0.65-μm CMOS.

, and . ESSCIRC, page 178-181. IEEE, (2010)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

All-Digital-Very-Scalable-ADC TAD Showing Scaling-Effect in 40/16nm-CMOS Technology.. ICECS, page 105-108. IEEE, (2018)An all-digital A/D converter TAD with 4-shift-clock construction for sensor interface in 0.65-μm CMOS., and . ESSCIRC, page 178-181. IEEE, (2010)DC-coupled IF stage design for a 900-MHz ISM receiver., , and . IEEE J. Solid State Circuits, 38 (1): 126-134 (2003)All-Digital VCO-ADC TAD Using 4CKES-Type in 16-nm FinFET CMOS for Technology Scaling With Stochastic-ADC Method.. ICECS, page 1-4. IEEE, (2021)All-Digital VCO-ADC TAD Confirming Scaling and Stochastic Effects Using 16-nm FinFET CMOS.. ICECS, page 1-4. IEEE, (2021)All-digital MEMS tuning-fork self-excited vibration control by phase-relation using TAD-based ADPLL., and . NEWCAS, page 1-4. IEEE, (2015)All-digital 0.016mm2 reconfigurable sensor-ADC using 4CKES-TAD in 65nm digital CMOS., , , and . ICECS, page 21-24. IEEE, (2014)All-digital TAD-OFDM detection for sensor interface using TAD-digital synchronous detection., and . ICECS, page 786-789. IEEE, (2010)An all-digital ADC/TDC for sensor interface with TAD architecture in 0.18-µm digital CMOS., and . ICECS, page 219-222. IEEE, (2009)A 0.0027-mm2 9.5-bit 50-MS/s all-digital A/D converter TAD in 65-nm digital CMOS., , and . ICECS, page 271-274. IEEE, (2009)