Article,

A 1 MB Cache Subsystem Prototype With 1.8 ns Embedded DRAMs in 45 nm SOI CMOS.

, , , , , , , , , , , , , , , , , , , , and .
IEEE J. Solid State Circuits, 44 (4): 1216-1226 (2009)

Meta data

Tags

Users

  • @dblp

Comments and Reviews